| P.T.O.     |             | What are Data transfer modes of DMA? Explain any two in detail.  Discuss following VO mechanisms for transferring data with a neat | Dividend=1010 OR OR  Q.2 a) Represent 1259.125 in single precision and double precision formats. [6] b) Explain associative mapping technique with neat diagram. [6].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Q.1 a) List the elements of bus design. Explain any two elements of Bus [6]  Design b) Perform division of following 4 bit numbers using restoring Division [6] | (ii) Figures to the right indicate full marks.  (iii) Use of calculator is allowed.  (iv) Assume suitable data, if necessary. |                                        | S.E. (Computer) I Sem.) EXAMINATION, 2018 COMPUTER ORGANIZATION AND ARCHITECTURE                                                                           | Total No. of Questions—8]  Seat  No. [5352]-564                                                                                                                                                                                    |
|------------|-------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [5352]-564 | 1200 100 18 |                                                                                                                                    | The state of the s |                                                                                                                                                                 | 18 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                        | in in de<br>Single<br>Varial<br>and Ex | i. Fetch the instruction ii. Fetch the pperand iii. Execute the instruction iii. Execute the instruction b) Draw and Explain Micro programmed Control Unit | Q.6 a) Draw and Explain Instruction of the state diagram.  Compare Superscalar and super pipelined approaches in superscalar [6] processor  Processor  O.7 a) Explain following instruction execution phases with suitable example |

| Q.7 a)                                             | Q.6 a)                                                                                       | Q.5 a)                                                         | Q.4 a)<br>b)                                                                                                                                                                              | <b>b</b> )                                                                                                                                      | Q.3 a)                                         | 1<br>b)                                                              | Q.2 a)                                                                                       | ь)                                                | Q.1 a)                                                                                                   |
|----------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| Instruction fetch = 2 Marks Operand Fetch= 2 Marks | Diagram =3 Marks Explanation == 4 Marks Each point of Differentiation == 2 Marks 2*3=6 Marks | Diagram = 3 Marks Explanation = 4 Marks  Explanation = 6 Marks | Any 4 Features = 2 Marks Diagram of configuration =2 Marks Explanation = 2 Marks I. Direct addressing = 2Marks II. Indirect addressing = 2Marks III. Displacement addressing mode= 2Marks | Driver transfer Mode Demand or Burst Transfer Mode Explanation of mode 2*2=4 Marks Programmed I/O = 3 Marks Interrupt driven I/O = 3 Marks OR • | Listing of Modes: 2 Marks Single Transfer Mode | associative mapping technique Diagram =3 Marks Explanation = 3 Marks | Single Precision(3Marks) = Exponent is:137 /127  Double Precision(3Marks) = Exponent is 1023 | dth<br>ransfer Type<br>any two element<br>00 0001 | Elements of Bus Design 2 Marks 1. Types of bus 2. Physical dedication 3. Method of Arbitration 4. Timing |
| [7]                                                | [7]                                                                                          | [6]                                                            | [6]                                                                                                                                                                                       | [6]                                                                                                                                             | [6]                                            | [6]                                                                  | [6]                                                                                          | [6]                                               | [6]                                                                                                      |

|      | b) | Execution of instruction steps= 3 Marks Diagram = 3 Marks Explanation = 3 Marks | [6] |
|------|----|---------------------------------------------------------------------------------|-----|
| Q. 8 | a) | OR Single Address Fields = 3 Marks Variable address Fields = 3 Marks            | [6] |
|      | b) | Diagram = 3 Marks Explanation = 4 Marks.                                        | [7] |